DocumentCode :
36732
Title :
Multicore Model from Abstract Single Core Inputs
Author :
Blem, E. ; Esmaeilzadeh, H. ; St. Amant, Renee ; Sankaralingam, K. ; Burger, Danilo
Author_Institution :
Univ. of Wisconsin-Madison, Madison, WI, USA
Volume :
12
Issue :
2
fYear :
2013
fDate :
July-Dec. 2013
Firstpage :
59
Lastpage :
62
Abstract :
This paper describes a first order multicore model to project a tighter upper bound on performance than previous Amdahl´s Law based approaches. The speedup over a known baseline is a function of the core performance, microarchitectural features, application parameters, chip organization, and multicore topology. The model is flexible enough to consider both CPU and GPU like organizations as well as modern topologies from symmetric to aggressive heterogeneous (asymmetric, dynamic, and fused) designs. This extended model incorporates first order effect exposing more bottlenecks than previous applications of Amdahl´s Law while remaining simple and flexible enough to be adapted for many applications.
Keywords :
graphics processing units; multiprocessing systems; network topology; performance evaluation; Amdahl law based approach; CPU like organizations; GPU like organizations; abstract single core inputs; aggressive heterogeneous designs; application parameters; chip organization; first order multicore model; microarchitectural features; multicore topology; Computer Systems Organization; General; Modeling of computer architecture; Multiple Data Stream Architectures (Multiprocessors); Processor Architectures;
fLanguage :
English
Journal_Title :
Computer Architecture Letters
Publisher :
ieee
ISSN :
1556-6056
Type :
jour
DOI :
10.1109/L-CA.2012.27
Filename :
6290318
Link To Document :
بازگشت