DocumentCode :
3674735
Title :
Novel C-Element Based Error Detection and Correction Method Combining Time and Area Redundancy
Author :
Jan Belohoubek;Petr Fiser;Jan Schmidt
Author_Institution :
Fac. of Inf. Technol., Czech Tech. Univ. in Prague, Prague, Czech Republic
fYear :
2015
Firstpage :
280
Lastpage :
283
Abstract :
In this work we present a novel fault-tolerant circuits design method. It combines time and area redundancy to achieve error-correction abilities similar to a triple-modular redundancy (TMR) and the area-overhead close to a duplex system. New logic gates design allowing a complete stuck-at fault testability will be presented. Our method allows to test combinational parts of the circuit using a universal short-duration offline test. The offline-testable module with an online-checker allows to compose a fault-tolerant system with the mentioned properties. This system will be denoted as a time-extended duplex scheme. In this scheme the offline test is sufficiently short to allow error correction during the computation (paused pipeline). The presented method adopts some principles from dual-rail logic and asynchronous circuits design.
Keywords :
"Circuit faults","Logic gates","Redundancy","Testing","Tunneling magnetoresistance","Integrated circuit modeling","Delays"
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2015 Euromicro Conference on
Type :
conf
DOI :
10.1109/DSD.2015.95
Filename :
7302284
Link To Document :
بازگشت