DocumentCode
3674776
Title
Towards Ideal Arbiter PUF Design on Xilinx FPGA: A Practitioner´s Perspective
Author
Durga Prasad Sahoo;Rajat Subhra Chakraborty;Debdeep Mukhopadhyay
Author_Institution
SEAL/CSE, Indian Inst. of Technol., Kharagpur, Kharagpur, India
fYear
2015
Firstpage
559
Lastpage
562
Abstract
Despite the perceived lightweight and structural regularity of Arbiter PUF (APUF), high quality (bias-free) large APUF implementation on FPGA has traditionally proved to be challenging. Currently, the most widely accepted design approach for FPGA-based APUF implementation is the Programmable Delay Line (PDL) based APUF. In this work, we describe a scalable design methodology to implement close-to-ideal APUF on Xilinx FPGA using the standard Xilinx CAD tool flow. The main insight is to exploit the Hard Macro feature of the Xilinx design flow to design bias-free symmetric delay paths. We have demonstrated the effectiveness and superiority of our design to previously proposed PDL-based PUFs through implementation and characterization results.
Keywords
"Field programmable gate arrays","Delays","Routing","Tuning","Switches","Latches","Table lookup"
Publisher
ieee
Conference_Titel
Digital System Design (DSD), 2015 Euromicro Conference on
Type
conf
DOI
10.1109/DSD.2015.51
Filename
7302326
Link To Document