DocumentCode :
3677430
Title :
A methodology for inserting clock-management strategies in transaction-level models of systemon- chips
Author :
Hend Affes;Michel Auguin;Francois Verdier;Alain Pegatoquet
Author_Institution :
LEAT, University of Nice Sophia Antipolis-CNRS Batiment Forum, Campus Sophia@Tech 930-Route des Colles, Sophia Antipolis 06903, France
fYear :
2015
fDate :
7/7/1905 12:00:00 AM
Firstpage :
1
Lastpage :
7
Abstract :
Due to the ever-increasing demands on energy efficiency, designers are struggling to construct efficient and correct power management strategies for complex System-on- Chips (SoCs). The validation of an efficient power intent for a SoC is challenging and should be considered at early stage of the electronic system-level (ESL) design flow. To tackle this issue, we propose a high-level modeling approach on top of SystemC/TLM standard allowing the control structure of a power intent to be described in relationship with a functional transaction-level model (TLM) of a SoC. We consider a separation of concern approach in order to make easier the exploration of power intents and the optimization of power consumption. In this paper, the focus is set on an abstract clock intent model through a generic library and a modeling methodology allowing the development of a power management strategy on top of a functional SystemC-TLM model of a virtual prototype. A case study is used to demonstrate by simulation experiments the efficiency of this approach illustrating its capability to analyze effects of power management on performance and power consumption.
Keywords :
"Clocks","Power demand","IP networks","Solid modeling","Contracts","Computer architecture","Phasor measurement units"
Publisher :
ieee
Conference_Titel :
Specification and Design Languages (FDL), 2015 Forum on
ISSN :
1636-9874
Type :
conf
DOI :
10.1109/FDL.2015.7306088
Filename :
7306088
Link To Document :
بازگشت