DocumentCode :
3677432
Title :
Building a dynamically reconfigurable system through a high development flow
Author :
David De La Fuente;Jesus Barba;Xerach Pena;Juan Carlos Lopez;Pablo Penil;Pablo Pedro Sanchez
Author_Institution :
University of Castilla la Mancha
fYear :
2015
fDate :
7/7/1905 12:00:00 AM
Firstpage :
1
Lastpage :
8
Abstract :
Partial Reconfiguration is one of the most attractive features of FPGAs. This feature provides new computing possibilities, such as the reduction of the total area required in a FPGA by means of functioning overlapping, or the modification of the design after its deployment, where a complete configuration is not needed. However, the design of partially reconfigurable systems is still a complex task. This work focuses on facilitating the design process and proposes a new development framework for dynamically configurable systems from high level UML/MARTE models which, starting from dynamically reconfigurable systems high level UML/MARTE models. Simulation and VHDL code are generated from those models, according to the specification requirements of the reconfigurable hardware captured in the specifications. To demonstrate this approach, a edge detection-based use case has been implemented with the developed framework.
Keywords :
"Unified modeling language","Field programmable gate arrays","Embedded systems","Hardware","Ports (Computers)","Semantics","Standards"
Publisher :
ieee
Conference_Titel :
Specification and Design Languages (FDL), 2015 Forum on
ISSN :
1636-9874
Type :
conf
DOI :
10.1109/FDL.2015.7306090
Filename :
7306090
Link To Document :
بازگشت