DocumentCode :
3677844
Title :
Performance Analysis of Low Power CSVCO for PLL Architecture
Author :
Suraj Kumar Saw;Vijay Nath
Author_Institution :
Dept. of ECE, Birla Inst. of Technol. Mesra, Ranchi, India
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
370
Lastpage :
373
Abstract :
This paper describes the performance analysis of an ultra low power, low phase noise current starved CMOS VCO for PLL architecture. This CSVCO is applicable for PLL application such as in, frequency control, frequency multipliers, tracking generators, clock generation and recovery etc. Transient response and phase noise analysis of CSVCO is performed and after simulation the phase noise at 1MHz is-104.0dBc/Hz with supply voltage of 1 V with a centre frequency of 2GHz. It is performed using cadence virtuoso gpdk045 nm CMOS technology.
Keywords :
"Voltage-controlled oscillators","Phase locked loops","Phase frequency detector","Charge pumps","Voltage control","Phase noise","CMOS integrated circuits"
Publisher :
ieee
Conference_Titel :
Advances in Computing and Communication Engineering (ICACCE), 2015 Second International Conference on
Print_ISBN :
978-1-4799-1733-4
Type :
conf
DOI :
10.1109/ICACCE.2015.101
Filename :
7306711
Link To Document :
بازگشت