Title :
Sub-Threshold SRAM Design in 14 Nm FinFET Technology with Improved Access Time and Leakage Power
Author :
Behzad Zeinali;Jens Kargaard Madsen;Praveen Raghavan;Farshad Moradi
Author_Institution :
Dept. of Eng., Aarhus Univ., Aarhus, Denmark
fDate :
7/1/2015 12:00:00 AM
Abstract :
In this paper, we propose a new sub-threshold 9T-Static Random Access Memory (SRAM) cell in 14 nm Fin FET technology by which the access time of the memory cell is improved by at least 30 percent compared to the standard 8T-SRAM cell. Furthermore, the leakage current of the proposed SRAM cell is reduced by an assisting circuit. Simulation results show that the leakage of the proposed cell is reduced by 20% after using the technique. Furthermore, the read access time of the proposed cell is reduced by 30% compared to the 8T-SRAM cell while write margin and read noise margin of the proposed cell is not degraded. The maximum operating frequency for the proposed SRAM cell is 2.7 MHz at VDD=200 mV.
Keywords :
"FinFETs","SRAM cells","Leakage currents","Computer architecture","Microprocessors"
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
DOI :
10.1109/ISVLSI.2015.73