DocumentCode :
3679094
Title :
High-Speed, Modified, Bulk stimulated, Ultra-Low-Voltage, Domino Inverter
Author :
Ali Dadashi;Yngvar Berg;Omid Mirmotahari
Author_Institution :
Dept. of Inf., Univ. of Oslo, Oslo, Norway
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
86
Lastpage :
90
Abstract :
In this paper, a new Ultra low voltage (ULV) logic circuit based on the floating gate structure is presented. In this technique we utilized the bulks of the transistors to speed up the circuit. Using the proposed method, the speed of the circuit enhances by connecting the bulks of the evaluating and recharge devices to the clock, power supply (VDD) and input signals. The simulation results for the designed ULV logic in a typical 90nm CMOS technology show more than 40% delay reduction. Higher speed in the lower supply voltages and robustness against process variations are the main advantages of the proposed approach in comparison to the previously reported FGULV and other ULV methods.
Keywords :
"Inverters","Threshold voltage","Logic gates","CMOS integrated circuits","Transistors","Topology","Simulation"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.100
Filename :
7309543
Link To Document :
بازگشت