DocumentCode :
3679118
Title :
Reversible Denial-of-Service by Locking Gates Insertion for IP Cores Design Protection
Author :
Brice Colombier;Lilian Bossuet; Hély
Author_Institution :
Hubert Curien Lab., Univ. of Lyon, St. Etienne, France
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
210
Lastpage :
215
Abstract :
Nowadays, electronics systems design is a complex process. A design-and-reuse model has been adopted, and the vast majority of designers integrates third party intellectual property (IP) cores in their design in order to reduce time to market. Due to their immaterial form and high market value, IP cores are exposed to threats such as cloning and illegal copying. In order to fight these threats, we propose to achieve functional locking, equivalent to a trigger able and reversible denial-of-service. This is done by inserting locking gates at specific locations in the net list, allowing to force outputs at a fixed value. We developed a new method based on graph exploration techniques for locking gates insertion. It selects candidate nodes ten thousand times faster than state-of-the-art fault analysis-based logic masking techniques. Methods are then compared on ISCAS´85 combinational benchmarks.
Keywords :
"Logic gates","Correlation","Circuit faults","Force","Security","Benchmark testing","Algorithm design and analysis"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.54
Filename :
7309567
Link To Document :
بازگشت