DocumentCode :
3679138
Title :
RRAM Reliability/Performance Characterization through Array Architectures Investigations
Author :
Cristian Zambelli;Alessandro Grossi;Piero Olivo;Christian Walczyk;Christian Wenger
Author_Institution :
Dipt. di Ing., Univ. di Ferrara, Ferrara, Italy
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
327
Lastpage :
332
Abstract :
The reliability and performance characterization of each non-volatile memory technology requires the thorough investigation of dedicated array test structures that mimic the real operations of a fully functional integrated product. This makes no exception also for emerging non-volatile memories like the Resistive Random Access Memory (RRAM) concept. An extensive electrical characterization activity performed on test vehicles manufactured in a CMOS backend-of-line process allowed the first glance estimation of operation modes and reliability threats typical of this technology. In this paper, it is provided a review of the most important issues like forming instabilities, optimal set/reset operation finding, and read disturb to provide a guideline either for a further technology optimization or an efficient algorithms co-design to handle these reliability/performance threats.
Keywords :
"Arrays","Switches","Reliability","Dispersion","Oscillators","Resistance"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.17
Filename :
7309588
Link To Document :
بازگشت