DocumentCode :
3679154
Title :
Backlog Bound Analysis for Virtual-Channel Routers
Author :
Xueqian Zhao;Zhonghai Lu
Author_Institution :
Dept. of Electron. &
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
422
Lastpage :
427
Abstract :
Backlog bound analysis is crucial for predicting buffer sizing boundary in on-chip virtual-channel routers. However, the complicated resource contention among traffic flows makes the analysis difficult. Because conventional simulation-based approaches are generally incapable of investigating the worst-case scenarios for the backlog bounds, we propose a formal analysis technique. We identify basic buffer use scenarios and propose corresponding analysis models to formally deduce per-buffer backlog bound using network calculus. A topology independent analysis technique is developed to convey the per-buffer backlog bound analysis step by step. We further develop an algorithm to automate the analysis procedure with polynomial complexity. A case study shows how to apply the technique and the analytical bounds are tight.
Keywords :
"Aggregates","Analytical models","Bismuth","Algorithm design and analysis","Calculus","System-on-chip","Servers"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.92
Filename :
7309604
Link To Document :
بازگشت