Title :
An ATPG Flow to Generate Crosstalk-Aware Path Delay Pattern
Author :
Anu Asokan;Alberto Bosio;Arnaud Virazel;Luigi Dilillo;Patrick Girard;Serge Pravossoudovitch
Author_Institution :
LIRMM, Univ. of Montpellier, Montpellier, France
fDate :
7/1/2015 12:00:00 AM
Abstract :
With technology scaling, the growing impact of signal integrity issues imposes significant challenges in integrated circuit testing. They cause delay in the supply and ground networks, cross talk noise between multiple interconnects, variations in substrate and thermal noise parameters of the circuit, etc. Therefore, the consideration of signal integrity issues during pattern generation ensures a better path delay fault coverage. In this paper, we propose a constrained Automatic Test Pattern Generation(ATPG) flow to test path delay fault by simultaneously coupling multiple aggressors surrounding a delay sensitive victim path. This flow uses the most effective aggressors for pattern generation based on cross talk information predetermined from the layout of the circuit. We developed the constrained ATPG flow by customizing the existing scan-based techniques to generate functionally testable path delay faults. The proposed ATPG flow is applied to ITC´99 benchmark circuits. The comparison results with SPICE-based simulations shows the effectiveness of our pattern in determining worst-case path delay and also in terms of computation time.
Keywords :
"Delays","Automatic test pattern generation","Gold","Crosstalk","Circuit faults","Integrated circuit modeling","SPICE"
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
DOI :
10.1109/ISVLSI.2015.99