DocumentCode :
3679184
Title :
On the Performance Exploration of 3D NoCs with Resistive-Open TSVs
Author :
Charles Effiong;Vianney Lapotre;Abdoulaye Gamatie;Gilles Sassatelli;Aida Todri-Sanial;Khalid Latif
Author_Institution :
LIRMM, Univ. of Montpellier, Montpellier, France
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
579
Lastpage :
584
Abstract :
Three-dimensional Networks-on-Chip (3D NoCs) are based on Through-Silicon-Vias (TSV), which offer several advantages such as stacking, high throughput and energy efficiency. However, TSVs suffer from design process variations. On the other hand, designing purely asynchronous serializers enables reliable inter-tier communication with moderate performance overhead. A side benefit lies in the intrinsic delay insensitivity of asynchronous logic which exploits serialized TSV links to their full timing potential, thereby mitigating process variability impact. This paper explores similar impact on 3D NoCs. It considers randomly generated process variation maps for which the impact on performance is analyzed according to various design parameters, e.g. TSV probabilistic delay distributions, TSV size and serialization rate.
Keywords :
"Through-silicon vias","Three-dimensional displays","Delays","Computer architecture","Solid modeling","Logic gates","Image color analysis"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.49
Filename :
7309634
Link To Document :
بازگشت