DocumentCode :
3679188
Title :
3D DFT Challenges and Solutions
Author :
Yassine Fkih;Pascal Vivet;Marie-Lise Flottes;Bruno Rouzeyre;Giorgio Di Natale;Juergen Schloeffel
Author_Institution :
CEA-Leti, Grenoble, France
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
603
Lastpage :
608
Abstract :
Design-For-Test (DFT) of 3D stacked integrated circuits based on Through Silicon Vias (TSVs) is one of the hot topics in the field of test of integrated circuits. This is due to the test access complexity of dies´ components that must be controlled/observed before and after bonding (especially for upper dies), and the high complexity of 3D systems where each die can embed hundreds of IPs. DFT of 3D circuits concerns all the components of the 3D system, including the dies and the inter-die interconnections. We address the problem of test architecture definition for both TSVs testing before bonding and cores testing before and after bonding. We present test solutions allowing to access the components under test while physical interconnects for test data propagation differ according to the stacking step. The paper also discusses core test scheduling issues.
Keywords :
"Three-dimensional displays","Through-silicon vias","Discrete Fourier transforms","Built-in self-test","Instruments","Ring oscillators"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.11
Filename :
7309638
Link To Document :
بازگشت