DocumentCode :
3679887
Title :
Silicon carbide power chip on chip module based on embedded die technology with paralleled dies
Author :
Guillaume Regnat;Pierre-Olivier Jeannin;Guillaume Lefevre;Jeffrey Ewanchuk;David Frey;Stefan Mollov;Jean-Paul Ferrieux
Author_Institution :
Univ. Grenoble Alpes, G2ELAB F-38000 Grenoble, France
fYear :
2015
Firstpage :
4913
Lastpage :
4919
Abstract :
A new three dimensional package based on Printed Circuit Board (PCB) embedded die technology is presented in this paper. The package takes advantage of the Power Chip On Chip (PCOC) concept, where commutation cell is housed within the bus bar, allowing a very low inductance design for the package of up to 0.25 nH. Two key design challenges with the package relate to the layout and the thermal management. Thus, a parallelization technique enabling impedance balancing is developed for the layout and validated using four parallel Silicon Carbide (SiC) MOSFETs. Gate circuit is carefully designed allowing low inductive behavior and low electromagnetic coupling. Finally, the thermal management of the module is studied and die attach with direct copper filled vias is validated.
Keywords :
"Logic gates","Inductance","Copper","Thermal conductivity","Integrated circuit modeling","Capacitors","Silicon carbide"
Publisher :
ieee
Conference_Titel :
Energy Conversion Congress and Exposition (ECCE), 2015 IEEE
ISSN :
2329-3721
Electronic_ISBN :
2329-3748
Type :
conf
DOI :
10.1109/ECCE.2015.7310353
Filename :
7310353
Link To Document :
بازگشت