DocumentCode :
3682268
Title :
A 3×40Gb/s 28nm FDSOI CMOS front-end array with 10mVPP sensitivity and >4VPP output swing
Author :
Stefan Shopov;Sorin P. Voinigescu
Author_Institution :
ECE Department, University of Toronto, Toronto, ON, M5S 3G4, Canada
fYear :
2015
Firstpage :
72
Lastpage :
75
Abstract :
A versatile three-lane transceiver front-end is integrated in a production 28nm FDSOI CMOS technology. Each lane can operate at up to 40Gb/s data rate in receive mode with record 10mVPP sensitivity and 40dB gain, or up to 60Gb/s data rate in transmit mode with adjustable output swing between 2.6 and 4.3 VPP in a 50Ω load, as needed for a variety of silicon photonics and III-V optical modulators. The output stage can swing up to 100 mA at 60 Gb/s in 50Ω or 100fF capacitive loads. Single-ended CMOS inverter-based topologies are employed in all circuit blocks to minimize power consumption and to reduce the lane footprint to that of a ground-signal pad I/O. Even with the reduced footprint, special layout techniques enabled a lane-to-lane isolation better than 40 dB up to 55 GHz. The measured Tx-to-Rx dynamic range is larger than 54 dB at 40 Gb/s.
Keywords :
"CMOS integrated circuits","Transceivers","Modulation","Gain","MOSFET circuits","Arrays","Noise"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313831
Filename :
7313831
Link To Document :
بازگشت