DocumentCode :
3682306
Title :
I/Q mismatch compensation ΔΣ modulator using ternary capacitor rotation technique
Author :
Masaki Yonekura;Hiroki Ishikuro
Author_Institution :
Department of Electronics and Electrical Engineering, Keio University Yokohama, Japan
fYear :
2015
Firstpage :
229
Lastpage :
232
Abstract :
This paper presents a new technique to suppress I/Q mismatch and decrease power consumption and chip area. The proposed technique uses two methods for all integrators and DAC in the modulator which are main sources of the mismatch and power. One is proposed ternary capacitor rotation technique to compensate the I/Q mismatch and achieve high image-rejection. The other is amplifier-sharing technique to reduce the number of amplifier and power consumption. The third-order 1bit delta-sigma modulator was designed in 65nm CMOS process, and fabricated test chip achieved an image-rejection ratio (IRR) of higher than 70dB throughout a 1MHz bandwidth. The overall power consumption is 12.7mW including I/Q channels.
Keywords :
"Capacitors","Modulation","Power demand","Receivers","Bandwidth","Clocks","Timing"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313869
Filename :
7313869
Link To Document :
بازگشت