DocumentCode :
3682326
Title :
A 9-b 0.4-V charge-mode SAR ADC with 1.6-V input swing and a MOSCAP-only DAC
Author :
Taimur Rabuske;Jorge Fernandes
Author_Institution :
INESC-ID / Instituto Superior Té
fYear :
2015
Firstpage :
311
Lastpage :
314
Abstract :
The linearity of the vast majority of the ADC topologies is limited by the linearity of the employed circuit elements, e.g. resistors and capacitors. This paper presents a 9-b charge-mode SAR ADC that uses only very nonlinear MOSCAPs as the DAC capacitance elements and still presents 67 dB of SFDR. The track-and-hold exploits the routing parasitics as the sampling capacitance, entirely obviating MOM capacitors in the design. The circuit employs local voltage boosting and a new boost-and-bootstrap switch in order to allow operation under 0.4 V of supply voltage. Still, the ADC topology achieves a differential input swing of 1.6 Vpp, which is four times the supply voltage. The 0.13-μm CMOS prototype achieves an ENOB of 8.01 at 300 kSps while consuming 354 nW. The corresponding FoM is 4.57 fJ/conversion-step.
Keywords :
"Capacitors","Capacitance","Topology","Virtual private networks","Linearity","Switching circuits","CMOS integrated circuits"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313889
Filename :
7313889
Link To Document :
بازگشت