DocumentCode :
3682329
Title :
A 6-bit 10-GS/s 63-mW 4x TI time-domain interpolating flash ADC in 65-nm CMOS
Author :
Dong-Ryeol Oh;Jong-In Kim;Min-Jae Seo;Jin-Gwang Kim;Seung-Tak Ryu
Author_Institution :
School of EE, KAIST, Daejeon, Republic of Korea
fYear :
2015
Firstpage :
323
Lastpage :
326
Abstract :
A 6-b 4x time-interleaved (TI) time-domain interpolating flash ADC is presented for high-speed applications. The dynamic-amplifier-structured voltage-to-time converter (VTC) enables linear zero-crossing interpolation in the time-domain with an interpolation factor of eight, resulting in reduced power consumption and area. A sequential slope-matching offset calibration scheme is proposed not only for VTC offset but also for interpolated zero-crossing accuracy. The prototype 6-bit 10-Gs/s 4x TI flash ADC was implemented in a 65-nm CMOS process and occupied 0.22 mm2 including a 4-to-1 output MUX and 243-times output decimator. The ADC achieves SNDR of 28.9 dB at Nyquist input and a total power consumption of 63 mW under supplies of 0.85 V and 1.1 V for the ADC cores and clock generator + T/Hs, respectively.
Keywords :
"Interpolation","Calibration","Time-domain analysis","Clocks","Power demand","Arrays","Delays"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313892
Filename :
7313892
Link To Document :
بازگشت