DocumentCode :
3682332
Title :
Low voltage error resilient SRAM using run-time error detection and correction
Author :
Ashish Kumar;G. S. Visweswaran;Kaushik Saha
Author_Institution :
STMicroelectronics Pvt. Ltd., India
fYear :
2015
Firstpage :
335
Lastpage :
338
Abstract :
An adaptive SRAM architecture that can dynamically detect and correct read and write failures is discussed. The proposed method detects the failures, extends the failing cycles and subsequently corrects those. Data in the failing clock cycle are discarded and are made available in the subsequent cycle, if the failure is corrected. To detect write failures an adaptive write technique based on dummy write column is used. While for the read failures, the proposed read technique uses two non-identical sense amplifiers. We could achieve a Vmin lowering of 180mV for a 90nm ultra low power, high density 6T CMOS SRAM with less than 0.1 percent impact on throughput. This has been achieved without using assist-circuits or ECC. Area overhead is 3 percent for a 128Kb memory instance.
Keywords :
"Clocks","Sensors","Redundancy","Silicon","SRAM cells","Discharges (electric)"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313895
Filename :
7313895
Link To Document :
بازگشت