Title :
A 5-GHz subharmonically injection-locked all-digital PLL with complementary switched injection
Author :
Sung-Yong Cho;Sungwoo Kim;Min-Seong Choo;Jinhyung Lee;Han-Gon Ko;Sungchun Jang;Sang-Hyeok Chu;Woorham Bae;Yoonsoo Kim;Deog-Kyoon Jeong
Author_Institution :
Department of Electrical and Computer Engineering and Inter-University Semiconductor Research Center, Seoul National University, Seoul, Korea
Abstract :
In this paper, a low-phase-noise subharmonically injection-locked all-digital phase-locked loop (PLL) with simplified overall architecture based on a complementary switched injection technique and a sub-sampling bang-bang detector (SSBBPD) is presented. The proposed PLL does not require a timing calibration circuit for phase alignment between the PLL and injection loops. Moreover, instead of a pulse generator, a complementary switched injection technique is used to achieve high frequency (e.g. 5 GHz) injection-locked oscillator. The proposed PLL was implemented in a 65-nm CMOS process on an active area of 0.06mm2, with measurement result showing that it achieves a 484-fs integrated RMS jitter from 1 kHz to 40 MHz at a 5-GHz output frequency while consuming 15.4 mW.
Keywords :
"Phase locked loops","Clocks","Switches","Phase noise","Jitter","Frequency measurement","Timing"
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
Print_ISBN :
978-1-4673-7470-5
DOI :
10.1109/ESSCIRC.2015.7313908