DocumentCode :
3682813
Title :
Traffic-aware buffer reconfiguration in on-chip networks
Author :
Ramin Bashizade;Hamid Sarbazi-Azad
Author_Institution :
Department of Computer Engineering, Sharif University of Technology, Tehran, Iran
fYear :
2015
Firstpage :
201
Lastpage :
206
Abstract :
Networks-on-Chip (NoCs) play a crucial role in the performance of Chip Multi-Processors (CMPs). Routers are one of the main components determining the efficiency of NoCs. As various applications have different communication characteristics and hence, buffering requirements, it is difficult to make proper decisions in this regard in the design time. In this paper, we propose a traffic-aware reconfigurable router which can adapt its buffers structure to the changes in the traffic of the network. Our proposed router manages to achieve up to 18.8% and 44.4% improvements in terms of postponing saturation rate under synthetic traffic patterns, and average packet latency for PARSEC applications, respectively, with respect to the conventional state-of-the-art router.
Keywords :
"Ports (Computers)","Proposals","Pipelines","Clocks","Switches","Resource management","Microarchitecture"
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2015 IFIP/IEEE International Conference on
Electronic_ISBN :
2324-8440
Type :
conf
DOI :
10.1109/VLSI-SoC.2015.7314416
Filename :
7314416
Link To Document :
بازگشت