Title : 
Dual-mode double precision / two-parallel single precision floating point multiplier architecture
         
        
            Author : 
Manish Kumar Jaiswal;Hayden K.-H So
         
        
            Author_Institution : 
Department of EEE, The University of Hong Kong, Hong Kong
         
        
        
        
        
            Abstract : 
Floating point multiplication is an integral part of any contemporary computing system. This paper presents a configurable dual-mode double precision floating point multiplier architecture, which can also process two-parallel single precision multiplication. This unified, double precision dual (two-parallel) single precision, architecture is named as DPdSP multiplier. The proposed architecture is based on the standard state-of-the-art flow of floating point multiplication, which can process normal and sub-normal operands along with exceptional case handling. The proposed architecture is aimed for a ASIC (UMC 90nm) implementation. The key single-mode design units in the computational flow (like mantissa multiplier, dynamic right/left shifters, leading one detector, etc) are re-designed for configurable dual-mode operation to enable efficient resource sharing. The proposed architecture is compared with the best available literature in terms of area, period and area × period / throughput complexity metric. The proposed dual mode architecture shows a significant improvement in design metrics and also provides more computation support.
         
        
            Keywords : 
"Computer architecture","Pipelines","Multiplexing","Throughput","Adders","Data mining","Measurement"
         
        
        
            Conference_Titel : 
Very Large Scale Integration (VLSI-SoC), 2015 IFIP/IEEE International Conference on
         
        
            Electronic_ISBN : 
2324-8440
         
        
        
            DOI : 
10.1109/VLSI-SoC.2015.7314418