DocumentCode :
3682865
Title :
A 56-Gb/s Wireline Transceiver in 20nm CMOS
Author :
Takayuki Shibasaki;Yanfei Chen;Yoshiyasu Doi;Hideki Takauchi;Toshihiko Mori;Yoichi Koyanagi;Hirotaka Tamura
Author_Institution :
Fujitsu Labs. Ltd., Kawasaki, Japan
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A feasibility of a 56-Gb/s CMOS transceiver is discussed. Simulations showed that the CMOS-inverter-based transmitter can generate 56-Gb/s signals with an inductive peaking. A receiver front- end suited for baud-rate clock recovery is demonstrated in 20-nm CMOS. Sharing the comparators for the data decision and phase detection minimizes the number of comparators in the front-end and reduces the power consumption. The front-end has a continuous-time linear equalizer followed by a 1-tap speculative decision-feedback equalizer. The front- end operates at 56Gb/s with a bit error rate of less than 10-12 with a 0.4UI margin in the bathtub curve. It occupies 0.27mm2 and consumes 177mW of power from a 0.9-V supply.
Keywords :
"Decision feedback equalizers","Clocks","CMOS integrated circuits","Receivers","Phase detection","Transceivers"
Publisher :
ieee
Conference_Titel :
Compound Semiconductor Integrated Circuit Symposium (CSICS), 2015 IEEE
Type :
conf
DOI :
10.1109/CSICS.2015.7314471
Filename :
7314471
Link To Document :
بازگشت