DocumentCode :
3686082
Title :
Fully delay testable sequential circuits and problem of their structural minimization
Author :
A. Matrosova;E. Mitrofanov
Author_Institution :
Department of Applied Mathematics and Cybernetics, Tomsk State University, Russia
fYear :
2014
Firstpage :
93
Lastpage :
96
Abstract :
The method of a sequential circuit design based on using a mixed description of a circuit behavior is considered. A combinational part of a sequential circuit is examined. Its behavior is represented with a composition of ROBDD-graphs and monotonous products. The method provides fully delay testability of a combinational part of a sequential circuit. It is oriented to cut down the path lengths of the obtained circuits. Experimental results are given that demonstrate advantages of the method. The possibilities of further structural minimization of the circuits are discussed.
Keywords :
"Data structures","Boolean functions","Benchmark testing","Delays","Yttrium","Logic gates","Minimization"
Publisher :
ieee
Conference_Titel :
Electronic Conference (BEC), 2014 14th Biennial Baltic
Type :
conf
DOI :
10.1109/BEC.2014.7320564
Filename :
7320564
Link To Document :
بازگشت