DocumentCode :
3687188
Title :
VLSI implementation of current mode analog multiplier
Author :
Bhushan D. Borkar;Ankita D. Tijare
Author_Institution :
Yeshwantrao Chavan College of Engineering, an autonomous institute affiliated to Rashtrasant Tukadoji Maharaj Nagpur University, Maharashtra, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
531
Lastpage :
534
Abstract :
This paper presents low-voltage, low power current-mode analog multiplier/divider circuit, which is based on current-mode squaring circuit. The trans linear loop is the basic circuit in the realization of MDC (multiplier/divider circuit). Current mode operation has advantage of simple circuitry. The circuit complexity is reduced by reusing MOS transistor for both the squaring circuits. The proposed MDC is designed for implementing in 0.18um CMOS technology, with low voltage(supply voltage of 1.2 V) and low power operation. The circuit power consumption is 317uW.
Keywords :
"Indexes","CMOS integrated circuits","CMOS technology","Analog integrated circuits"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322541
Filename :
7322541
Link To Document :
بازگشت