DocumentCode :
3687248
Title :
Comparative analysis of a 2-bit magnitude comparator using various high performance techniques
Author :
Geetanjali Sharma;Hiten Arora;Jitesh Chawla;Juhi Ramzai
Author_Institution :
Maharaja Surajmal Institute Of Technology, GGSIPU, New Delhi, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
79
Lastpage :
83
Abstract :
This brief summarizes the comparative analysis of a 2 bit Magnitude Comparator using different techniques. A comparator forms a fundamental element which is used in the complex arithmetic and logical circuitry that involves the comparison of n-bit numbers. Various high performance methods which are aimed at enhancing the performance statistics are simulated at 45nm technology using Tanner EDA Tool. The derived results are compiled in this brief. A novel approach derived from the comparative analysis, based on Hybrid PTL/CMOS logic style has shown best results and has been proposed towards the end.
Keywords :
"CMOS integrated circuits","Logic gates","Adders","CMOS technology","MOSFET circuits","ISO"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322602
Filename :
7322602
Link To Document :
بازگشت