DocumentCode :
3687268
Title :
Design of Frequency modulated receiver using Digital phase locked loop
Author :
Pranav N. Yelne;Pradeep T. Karule
Author_Institution :
Department of Electronics Engineering from Yeshwantrao Chavan College of Engineering, an autonomous institute affiliated to Rashtrasant Tukadoji Maharaj Nagpur University, Maharashtra India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
889
Lastpage :
892
Abstract :
In this paper, Frequency modulated receiver is designed using Digital phase locked loop circuitry which consists of Booth s multiplier, Loop filter and Numerically controlled oscillator. This design is modeled in Verilog synthesis and performed place and route for design using Xilinx 13.1. In this paper; we design a numerically controlled oscillator that can be tuned to desirable frequency according to the requirement. This design also achieves small area and small power consumption as compared to typical classical method of design.
Keywords :
"Oscillators","Frequency modulation","Yttrium","Receivers","Numerical models","Design methodology","Table lookup"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322623
Filename :
7322623
Link To Document :
بازگشت