DocumentCode :
3687340
Title :
Synthesis of Advanced Encryption Standards using Xilinx 13.4
Author :
Sumedh H. Nagdeve;Ujwala S. Ghodeswar
Author_Institution :
Department of Electronics Engineering with Yeshwantrao Chavan Collage of Engineering, an autonomous institute affiliated to Rashtrasant Tukodoji Maharaj Nagpur university, Maharashtra, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
1204
Lastpage :
1208
Abstract :
Secure System is significant part in the data communication. Randomization in the secret keys give raises to the security and complexity of the cryptography algorithms. However, the algorithms are compensating memory spaces and execution time. In Nov 2001 NIST select Advanced Encryption Standards (AES). Field programmable gate arrays (FPGAs), are reconfigurable in nature, low in price and. This paper proposes FPGA implementation of the 128-bits AES which is used to encrypt/decrypt block data using cipher key. This method is experimentally simulated by using 8 bit data path in VHDL using Xilinx ISE 13.4 based on FPGA technology.
Keywords :
"Silicon","Cryptography","Clocks","Field programmable gate arrays","Indexes","Niobium","Delays"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322697
Filename :
7322697
Link To Document :
بازگشت