DocumentCode :
3687376
Title :
Design and implementation of complex arithmetic operations using binary logarithmic number system
Author :
Pravin S. Kapgate;Somulu P. Gugulothu
Author_Institution :
Electronics Engineering Department, Yeshvantrao Chavan College of Engineering, Nagpur, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
1374
Lastpage :
1377
Abstract :
Now a day´s various real time applications and image processing applications requires hardware that can perform various complex arithmetic operations. These operations can be performed by using binary logarithmic number system. This paper includes binary logarithmic circuit based on FPGA. Above architecture uses combinational logic circuit elements and fixed point data path number format. The architecture is able to calculate the logarithm of integer number, fractional number and integer fractional number. This architecture is designed in Xilinx Virtex-5 device. This architecture consumes minimal FPGA resources that are shown by device utilization summary. Finally error analysis is done which shows that architecture has minimal number of errors considering fractional number and fixed point numbers.
Keywords :
"Read only memory","Random access memory","Standards"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322734
Filename :
7322734
Link To Document :
بازگشت