DocumentCode :
3687470
Title :
Design of efficient double tail comparator for low power
Author :
Siddharth Chaudhari;Mahesh Pawar
Author_Institution :
Department of Electronics, Yeshwantrao Chavan college of Engineering, Wanadongari, Nagpur, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
1782
Lastpage :
1785
Abstract :
Comparator is an important part of Analog to Digital Converter (ADC), used to find out whether input signal is high or low at each clock signal. A conventional comparator consisting of two cross-coupled inverters is modified for fast operation and low power by adding few transistors with multi-threshold voltage technology. Analysis of power and delay of dynamic comparator are presented. The advantage of this comparator is rail to rail output swing, no static power consumption and robustness against influence of mismatch. Simulation result in 0.18μm confirms reduction in power in proposed double tail comparator.
Keywords :
"Robustness","CMOS integrated circuits","CMOS technology","Lead","Discharges (electric)","Switches"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322829
Filename :
7322829
Link To Document :
بازگشت