Title :
Design and simulation of 32-Bit RISC architecture based on MIPS using VHDL
Author :
S. P. Ritpurkar;M. N. Thakare;G. D. Korde
Author_Institution :
Department of Electronics and Telecommunication, B. D. College of Engineering, Sevagram, India
Abstract :
VHDL Very High Speed Integrated Circuits Hardware Description Language) is widely used for ASIC (Application Specific Integrated Circuits) emulation, as well as a solution for applications with high volatility. FPGA (Field Programmable Gate Array) give quick time to market, and its feature of re-programmability often makes them the main part of the system. This paper presents the design of a RISC (Reduced Instruction Set Computer) CPU architecture based on MIPS (Microprocessor Interlock Pipeline Stages) using VHDL. It also describes the instruction set, architecture and timing diagram of the processor. Floating point number to fixed number conversion is the main task while working on this numbers, this conversion has been achieved by using Float to Fixed number converter module. Finally, design, synthesis and simulation of the proposed RISC Processor based on MIPS has been achieved using Xilinx ISE 13.1i Simulator and coding is written in VHDL language.
Keywords :
"Registers","Reduced instruction set computing","Computer architecture","Pipelines","Decoding","Hazards","Floating-point arithmetic"
Conference_Titel :
Advanced Computing and Communication Systems, 2015 International Conference on
DOI :
10.1109/ICACCS.2015.7324067