Title :
Substrate noise isolation improvement by helium-3 ion irradiation technique in a triple-well CMOS process
Author :
Ning Li;Takeshi Inoue;Takuichi Hirano;Jian Pang;Rui Wu;Kenichi Okada;Hitoshi Sakane;Akira Matsuzawa
Author_Institution :
Tokyo Institute of Technology, 2-12-1-S3-27, Ookayama, Meguro-ku, Tokyo 152-8552, Japan
Abstract :
Helium-3 ion irradiation technique is proposed to improve silicon substrate noise isolation by creating a local semi-insulated region with a resistivity over 1kΩ-cm in low-resistive silicon substrate. Noise isolation is improved about 10dB at 2GHz after helium-3 ion irradiation in a 180-nm CMOS process. A 90% noise reduction has been achieved in the measurement results for test structures with guard rings. The noise isolation can be kept even after annealing at 200°C for 1 hour.
Keywords :
"Substrates","Radiation effects","Silicon","Couplings","Conductivity","Noise measurement","Annealing"
Conference_Titel :
Solid State Device Research Conference (ESSDERC), 2015 45th European
Print_ISBN :
978-1-4673-7133-9
Electronic_ISBN :
2378-6558
DOI :
10.1109/ESSDERC.2015.7324762