DocumentCode :
3689285
Title :
Closed-form expressions for the capacitance of tapered through-silicon vias
Author :
Jinrong Su;Wenmei Zhang
Author_Institution :
College of Physics and Electronics, Shanxi University, Shanxi, China, 030006
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
Closed-form expressions of the parasitic insulator capacitance and the substrate capacitance for tapered through silicon vias (TSVs) are proposed. The expressions are functions of the geometric and material parameters of TSVs. They also can be applied to the cylindrical TSVs when the slope angle is zero. The two parasitic capacitances increase as the slope angle increases, which implies that the tapered TSVs have larger capacitances compared with the cylindrical TSVs. Computer Simulation Technology Electromagnetic StudioTM (CST EMS) is used to verify the expressions. The results indicate the maximum errors between the expressions and simulation results for the insulator capacitance and the substrate capacitance are 6.27% and 4.15%, respectively.
Keywords :
"Capacitance","Through-silicon vias","Substrates","Insulators","Closed-form solutions","Silicon","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Advanced Materials and Processes for RF and THz Applications (IMWS-AMP), 2015 IEEE MTT-S International Microwave Workshop Series on
Type :
conf
DOI :
10.1109/IMWS-AMP.2015.7325022
Filename :
7325022
Link To Document :
بازگشت