DocumentCode :
3689837
Title :
Variability of quadruple-patterning interconnect processes
Author :
Rogier Baert;Ivan Ciofi;Christopher J. Wilson;Victor Vega Gonzalez;Jürgen Bömmels;Zsolt Tökei;Julien Ryckaert;Praveen Raghavan;Abdelkarim Mercha;Diederik Verkest
Author_Institution :
Imec, Kapeldreef 75, Leuven 3001, Belgium
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
135
Lastpage :
138
Abstract :
This paper compares different patterning options for back-end of line interconnects by analyzing the impact of process variations on the line resistance and capacitance. Multiple sources of variation, such as overlay, CD, etch and CMP, are taken into account in the model. The model and variability parameters are validated using test chip measurements. Several quadruple patterning options for the 7nm process node are considered. Using 3D interconnect models and Monte-Carlo analysis, statistical metrics for the different patterning options are obtained. The analysis shows that the anti-spacer patterning approach has lowest variability and best uniformity.
Keywords :
"Resistance","Capacitance","Electrical resistance measurement","Lithography","Metals","Semiconductor device modeling","Semiconductor device measurement"
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM), 2015 IEEE International
ISSN :
2380-632X
Electronic_ISBN :
2380-6338
Type :
conf
DOI :
10.1109/IITC-MAM.2015.7325645
Filename :
7325645
Link To Document :
بازگشت