• DocumentCode
    3691890
  • Title

    Accelerated On-chip Communication Test Methodology Using a Novel High-Level Fault Model

  • Author

    Elmira Karimi;Mohammad-Hashem Haghbayan;Amir-Mohammad Rahmani;Mahmoud Tabandeh;Pasi Liljeberg;Zainalabedin Navabi

  • Author_Institution
    Dept. of Electr. Eng., Sharif Univ. of Technol., Tehran, Iran
  • fYear
    2015
  • Firstpage
    283
  • Lastpage
    288
  • Abstract
    A novel high-level fault model to accelerate test process of on-chip communication structures for SoCs is proposed. To this end, bus components are modeled using a simple, yet efficient, graph-based technique and all possible faults on the graph nodes are probed. The proposed method is optimized in terms of test time. The method applies the same test process to all interconnects and components. Compared to the conventional stuck-at fault testing methods, our extensive simulations on the AMBA-AHB bus architecture reveal that our test method can help in achieving a significant test speed improvement.
  • Keywords
    "Circuit faults","Testing","Mathematical model","System-on-chip","Integrated circuit modeling","Wires","Integrated circuit interconnections"
  • Publisher
    ieee
  • Conference_Titel
    Embedded Multicore/Many-core Systems-on-Chip (MCSoC), 2015 IEEE 9th International Symposium on
  • Type

    conf

  • DOI
    10.1109/MCSoC.2015.46
  • Filename
    7328216