DocumentCode :
3691938
Title :
Inspection sensitivity improvement by wafer sort failure sites matching algorithm — Chimin Chen
Author :
Yi-Ting Kuo;Hsiang-Chou Liao;Tuung Luoh;Ling-Wu Yang;Tahone Yang;Kuang-Chao Chen
Author_Institution :
Macronix International Co. Ltd, Technology Development Center., No. 19, Li-Hsin Road, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
fYear :
2015
Firstpage :
1
Lastpage :
3
Abstract :
Micro-crack of ILD oxide in peripheral area leads to wafer sort leakage failure issue. However, high nuisance rate in peripheral area inspection cannot monitor it effectively. This paper addresses a new methodology to improve the inspection sensitivity by transferring the wafer sort specific failure sites into GDS coordinates on design layout. These failure sites are the patterns of interest (POIs) which induced micro-crack easily. Further patterns grouping and searching will find out the similar patterns in whole chip, therefore, we can transfer these POIs into thousands to millions of care areas to do the extreme high sensitivity inspection. As compared to previous full scan area, the care area reduction with small POIs clips is 1/10 of original full scan area. High sensitivity inspection can monitor critical processes effectively, and improve the turnaround time (TAT) of product development efficiently.
Keywords :
"Inspection","Sensitivity","Arrays","Monitoring","Layout","Product development","Logic circuits"
Publisher :
ieee
Conference_Titel :
Joint e-Manufacturing and Design Collaboration Symposium (eMDC) & 2015 International Symposium on Semiconductor Manufacturing (ISSM), 2015
Type :
conf
Filename :
7328898
Link To Document :
بازگشت