• DocumentCode
    3694083
  • Title

    On the optimized generation of Software-Based Self-Test programs for VLIW processors

  • Author

    D. Sabena;M. Sonza Reorda;L. Sterpone

  • Author_Institution
    Dipartimento di Automatica e Informatica, Politecnico di Torino, Italy
  • fYear
    2012
  • Firstpage
    129
  • Lastpage
    134
  • Abstract
    Software-Based Self-Test (SBST) approaches have shown to be an effective solution to detect permanent faults, both at the end of the production process, and during the operational phase. However, when Very Long Instruction Word (VLIW) processors are addressed these techniques require some optimization steps in order to properly exploit the parallelism intrinsic in these architectures. In this paper we present a new method that, starting from previously known algorithms, automatically generates an effective test program able to still reach high fault coverage on the VLIW processor under test, while reducing the test duration and the test code size. The method consists of three parametric phases and can deal with different VLIW processor models. The main goal of the proposed method is to automatically obtain a test program able to effectively reduce the test time and the required resources. Experimental results gathered on a case study show the effectiveness of the proposed approach.
  • Keywords
    "VLIW","Program processors","Manuals","Libraries","Computer architecture","Schedules","Registers"
  • Publisher
    ieee
  • Conference_Titel
    VLSI and System-on-Chip, 2012 (VLSI-SoC), IEEE/IFIP 20th International Conference on
  • Print_ISBN
    978-1-4673-2658-2
  • Type

    conf

  • DOI
    10.1109/VLSI-SoC.2012.7332089
  • Filename
    7332089