DocumentCode :
3694090
Title :
A scalable model based RTL framework zamiaCAD for static analysis
Author :
Anton Tšepurov;Günter Bartsch;Rainer Dorsch;Maksim Jenihhin;Jaan Raik;Valentin Tihhomirov
Author_Institution :
Dept. of Computer Engineering, Tallinn UT, Estonia
fYear :
2012
Firstpage :
171
Lastpage :
176
Abstract :
As of today, RTL still remains the primary abstraction level for VLSI SoC design entry and state-of-the-art design flows need to cope with designs of enormous size, and thus, to scale well. This paper presents an open-source framework zamiaCAD based on a scalable model that includes both, a comprehensive elaboration front-end for RTL design and design processing back-end flows. The persistence and scalability are guaranteed by a custom-designed and highly optimized object database. As an HDL-centric framework it follows the concept of non-intrusiveness. In this paper, we discuss in detail the concepts of design elaboration into the scalable design model and present an evaluation of the model for static analysis as one of the back-end applications. Experimental results on very large designs show that zamiaCAD compares favorable to other frameworks with respect to the scalability aspects.
Keywords :
"Hardware","Grammar","Computer architecture","Containers","Indexing"
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip, 2012 (VLSI-SoC), IEEE/IFIP 20th International Conference on
Print_ISBN :
978-1-4673-2658-2
Type :
conf
DOI :
10.1109/VLSI-SoC.2012.7332096
Filename :
7332096
Link To Document :
بازگشت