DocumentCode :
3694096
Title :
Dynamic voltage scaling for SEU-tolerance in low-power memories
Author :
Seokjoong Kim;Matthew R. Guthaus
Author_Institution :
Department of CE, University of California Santa Cruz, 95064, USA
fYear :
2012
Firstpage :
207
Lastpage :
212
Abstract :
Reliability issues are increasingly problematic as technology scales down and the supply voltage is lowered. Specifically, the Soft-Error Rate (SER) increases due to the reduced feature size and the reduced charge. This paper describes an adaptive method to lower memory power using a dual Vdd in a column-based Vdd memory with Built-in Current Sensors (BICS). Using our method, we reduce the memory power by about 40% and increase the error immunity of the memory without the significant power overhead as in previous methods.
Keywords :
"Transient analysis","Monte Carlo methods"
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip, 2012 (VLSI-SoC), IEEE/IFIP 20th International Conference on
Print_ISBN :
978-1-4673-2658-2
Type :
conf
DOI :
10.1109/VLSI-SoC.2012.7332102
Filename :
7332102
Link To Document :
بازگشت