DocumentCode :
3694883
Title :
Guidelines on 3DVLSI design regarding the intermediate BEOL process influence
Author :
A. Ayres;O. Rozeau;B. Borot;L. Fesquet;G. Cibrario;P. Batude;M. Vinet
Author_Institution :
CEA, LETI, Minatec campus, 17 rue des Martyrs, 38054 Grenoble, France
fYear :
2015
Firstpage :
1
Lastpage :
2
Abstract :
This paper aims at identifying the critical parameters for intermediate back end of line (BEOL) in 3DVLSI in order to benefit from higher circuit gain in performance. Thanks to circuit simulations in a 3D environment PDK, the capacitance is identified as the most critical parameter for IC performance of circuits using two intermetal levels. The critical wirelength upon which a gain in performance is obtained by the 3D stacking is evaluated as a function of BEOL flavor.
Keywords :
"Three-dimensional displays","Decision support systems","Very large scale integration","Thermal stability","Circuit simulation","Capacitance"
Publisher :
ieee
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2015 IEEE
Type :
conf
DOI :
10.1109/S3S.2015.7333540
Filename :
7333540
Link To Document :
بازگشت