Title : 
Three-dimensional integrated circuits and stacked CMOS image sensors using direct bonding of SOI layers
         
        
            Author : 
Masahide Goto;Kei Hagiwara;Yoshinori Iguchi;Hiroshi Ohtake;Takuya Saraya;Masaharu Kobayashi;Eiji Higurashi;Hiroshi Toshiyoshi;Toshiro Hiramoto
         
        
            Author_Institution : 
NHK Science and Technology Research Laboratories, 1-10-11 Kinuta, Setagaya-ku, Tokyo 157-8510, Japan
         
        
        
            Abstract : 
We report on three-dimensionally (3D) integrated circuits and stacked CMOS image sensors by using the direct bonding of silicon-on-insulator (SOI) layers. Since the developed process allows small embedded Au electrodes by damascene process, high-density integration is possible within an image sensor pixel area of a few micrometers, beyond the limit of the conventional technique such as through silicon vias (TSVs). We confirmed a successful operation of the developed 3D integrated circuits with NFETs and PFETs bonded from separate wafers. We also demonstrated stacked CMOS image sensor with pixel-wise 3D integration, which indicates that our technology is promising for high-density integrated circuits and CMOS image sensors.
         
        
            Keywords : 
"Electrodes","Gold","Artificial intelligence","Three-dimensional displays","CMOS integrated circuits","Bonding","Through-silicon vias"
         
        
        
            Conference_Titel : 
3D Systems Integration Conference (3DIC), 2015 International
         
        
        
            DOI : 
10.1109/3DIC.2015.7334562