Title :
Performance Modeling of Multithreaded Programs for Mobile Asymmetric Chip Multiprocessors
Author :
Ryan W. Moore;Bruce R. Childers;Jingling Xue
Author_Institution :
Dept. of Comput. Sci., Univ. of Pittsburgh, Pittsburgh, PA, USA
Abstract :
Asymmetric chip multiprocessors (ACMPs) have multiple core types that are instruction-set compatible but optimized differently to trade performance and power in mobile devices. The challenge for ACMPs is to map the program to the best core type and thread count to achieve performance requirements under power constraints. This paper describes an empirical strategy, MONARCH, to automatically build estimation models that capture how a multithreaded program´s performance scales with thread count and core type. We show that MONARCH´s models are accurate and useful to find mappings that achieve performance goals while minimizing power.
Keywords :
"Instruction sets","Scalability","Data models","Computational modeling","Estimation","Hardware","Performance evaluation"
Conference_Titel :
High Performance Computing and Communications (HPCC), 2015 IEEE 7th International Symposium on Cyberspace Safety and Security (CSS), 2015 IEEE 12th International Conferen on Embedded Software and Systems (ICESS), 2015 IEEE 17th International Conference on
DOI :
10.1109/HPCC-CSS-ICESS.2015.151