DocumentCode :
3697867
Title :
A 312GHz antenna array receiver in 65nm CMOS utilizing self-oscillating 3X subharmonic mixer frontend
Author :
Yen-Ju Chen;Ta-Shun Chu
Author_Institution :
National Tsing-Hua University, Hsinchu, Taiwan
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
19
Lastpage :
22
Abstract :
A 312GHz antenna array receiver is presented in this paper. The receiver is a double-conversion superheterodyne architecture. The first down-conversion is accomplished by a self-oscillating 3X subharmonic mixer frontend, and the second down-conversion is performed by a Gilbert-cell mixer and an LO. The receiver is co-designed and integrated with a 4-element loop antenna array. By mixing an RF input signal at 312 GHz with the 3rd harmonic of the 96GHz LO, the first IF of 24 GHz is produced (fIF1=fRF−3fLO1). The second LO is at frequency of 22.3 GHz, and the second IF is 1.7 GHz (fIF2=fIF1−fLO2). The antenna array receiver exhibits a measured conversion loss of 19 dB from 312GHz RF to 1.7GHz IF, and has a −3dB bandwidth of 1.2 GHz. It is implemented in 65nm CMOS. The chip occupies an area of 1.71 mm2 and consumes DC power of 110 mW.
Keywords :
"Mixers","Oscillators","Arrays","Antenna arrays","Receiving antennas","Antenna measurements"
Publisher :
ieee
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2015 IEEE
Type :
conf
DOI :
10.1109/RFIC.2015.7337694
Filename :
7337694
Link To Document :
بازگشت