DocumentCode :
3697963
Title :
Design of ESD protection for large signal swing RF inputs operating to 24GHz in 0.18um SiGe BiCMOS process
Author :
Srivatsan Parthasarathy;Rodrigo Carrillo-Ramirez;Javier Salcedo;J-J Hajjar
Author_Institution :
Analog Devices, 804 Woburn Street, Wilmington, MA 01887, USA
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
413
Lastpage :
416
Abstract :
The performance degradation resulting from the addition of ESD protection devices to very high speed Analog/RF designs is the main reason for low ESD robustness in these applications. This paper introduces an ESD methodology that combines device development and characterization as well as simulation, for high speed Analog/RF products. In this work a special ground referenced ESD network is introduced for protecting RF ports with asymmetrical signal swings in the range of +3.5V/−3.5V operating from 6– 24GHz.
Keywords :
"Electrostatic discharges","Capacitance","Junctions","Radio frequency","Thyristors","Stress","Substrates"
Publisher :
ieee
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2015 IEEE
Type :
conf
DOI :
10.1109/RFIC.2015.7337793
Filename :
7337793
Link To Document :
بازگشت