• DocumentCode
    3698514
  • Title

    Holisitic device exploration for 7nm node

  • Author

    P. Raghavan;M. Garcia Bardon;D. Jang;P. Schuddinck;D. Yakimets;J. Ryckaert;A. Mercha;N. Horiguchi;N. Collaert;A. Mocuta;D. Mocuta;Z. Tokei;D. Verkest;A. Thean;A. Steegen

  • Author_Institution
    imec, Kapeldreef 75, 3001 Leuven, Belgium
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    In this paper, we review the conditions at which FinFETs could meet system requirements at the 7nm node. We explore the key enablers to meet the power performance targets for 7nm node. We show that the device parasitics is the biggest performance detractor as we scale down. We illustrate the device design space that allows to meet speed and power targets, then explore the optimization of the geometry in combination with disruptive solutions such as air gap spacers and wrapped contacts, the benefits and drawbacks of increased fin height, and the design level solutions such as fin depopulation.
  • Keywords
    "Logic gates","Resistance","Metals","Performance evaluation","Standards","Stress","Capacitance"
  • Publisher
    ieee
  • Conference_Titel
    Custom Integrated Circuits Conference (CICC), 2015 IEEE
  • Type

    conf

  • DOI
    10.1109/CICC.2015.7338377
  • Filename
    7338377