DocumentCode :
3698623
Title :
A high-performance, yet simple to design, digital-friendly type-I PLL
Author :
Ahmad Sharkia;Sankaran Aniruddhan;Sudip Shekhar;Shahriar Mirabbasi
Author_Institution :
University of British Columbia, Vancouver, Canada
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Analog Type-II phase-locked loops (PLLs) consume large area in loop-filter (LF) and employ noisy and difficult-to-design charge-pump (CP). All-digital PLLs have strict jitter requirements on time-to-digital converters (TDCs). We propose a Type-I PLL that consumes small LF area, requires no bias-generation circuits or CP, and consumes low power. A pulse-width-modulated (PWM) voltage output from the phase-frequency detector (PFD) is fed to a simple RC single-pole LF. Two major limitations of conventional Type-I topologies — limited lock-range and large reference spur — are overcome by increasing the PFD gain with a combination of a voltage booster and a digital level shifter, and a sample-and-hold (S/H) envelope detector, respectively. Furthermore, a saturated-PFD (SPFD) is proposed to reduce cycle slipping and further improve the lock-range and lock-time. A prototype 2.2-to-2.8 GHz PLL occupies a core area of 0.12 mm2 in 0.13-um CMOS and achieves 490 fsrms random jitter, −103.4 dBc/Hz in-band phase noise, −65 dBc reference spur, 2.5 (is worst-case lock-time while consuming 6.8 mW from a 1.2 V supply.
Keywords :
"Phase frequency detector","Frequency measurement","Decision support systems"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2015 IEEE
Type :
conf
DOI :
10.1109/CICC.2015.7338487
Filename :
7338487
Link To Document :
بازگشت