DocumentCode :
3701698
Title :
On diagnosable and tunable 3D clock network design for lifetime reliability enhancement
Author :
Li Jiang;Pu Pang;Naifeng Jing;Sung Kyu Lim;Xiaoyao Liang;Qiang Xu
Author_Institution :
Department of CS&E, Shanghai Jiao Tong University, Shanghai, China
fYear :
2015
Firstpage :
1
Lastpage :
10
Abstract :
In three-dimensional (3D) integrated circuits (IC-s), many clock-TSVs are deployed to deliver clock signals to different tiers with minimum skews. However, these clock-TSVs are prone to aging effects, such as thermal-mechanical stress and electromigration, rendering hard-to-predict clock skews at runtime. These skews have a wide range of influence on the flip-flops, and may violate the safety margins of critical paths in the circuit. Besides the circuit aging effect, the clock-TSV induced skews pose another threat to the circuit lifetime reliability. To tackle this problem, we propose to put tunable buffer for each clock-TSV in the clock network, and introduce an efficient algorithm to place aging sensors in the circuit at design stage. Then, at runtime, we conduct online diagnosis and apply effective clock tuning algorithms based on the triggered alarms in the aging sensors. Experimental results on a post-layout 3D circuit show that the proposed solution is able to significantly improve the lifetime reliability of 3D ICs.
Keywords :
"Clocks","Reliability engineering","Aging","Testing"
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2015 IEEE International
Type :
conf
DOI :
10.1109/TEST.2015.7342405
Filename :
7342405
Link To Document :
بازگشت