DocumentCode :
3701701
Title :
Access time minimization in IEEE 1687 networks
Author :
Ren? Krenz-Baath;Farrokh Ghani Zadegan;Erik Larsson
Author_Institution :
Hamm-Lippstadt University of Applied Sciences, Hamm, Germany
fYear :
2015
Firstpage :
1
Lastpage :
10
Abstract :
IEEE 1687 enables flexible access to the embedded (on-chip) instruments that are needed for post-silicon validation, debugging, wafer sort, package test, burn-in, printed circuit board bring-up, printed circuit board assembly manufacturing test, power-on self-test, and in-field test. At any of these scenarios, the instruments are accessed differently, and at a given scenario the instruments are accessed differently over time. It means the IEEE 1687 network needs to be frequently reconfigured from accessing one set of instruments to accessing a different set of instruments. Due to the need of frequent reconfiguration of the IEEE 1687 network it is important to (1) minimize the runtime for the algorithm finding the new reconfiguration, and (2) generate scan vectors with minimized access time. In this paper we model the reconfiguration problem using Boolean Satisfiability Problem (SAT). Compared to previous works we show significant reduction in run-time and we ensure minimal access time for the generated scan vectors.
Keywords :
"Instruments","Upper bound","Clocks","Printed circuits","Debugging","Built-in self-test","Registers"
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2015 IEEE International
Type :
conf
DOI :
10.1109/TEST.2015.7342408
Filename :
7342408
Link To Document :
بازگشت