DocumentCode :
3702031
Title :
Design of high-speed power efficient full adder with body-biasing
Author :
Amit Kumar;Pankaj Srivastava;Manisha Pattanaik
Author_Institution :
ABV-Indian Institute of Information Technology &
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
667
Lastpage :
672
Abstract :
A new 1-bit full adder cell has been introduced in this paper. According to this approach body-biasing and semi domino logic both are used in a single full adder. Body-biasing technique is used to vary the threshold voltage to operate this adder at higher speed by allowing the faster gate switching. The important thing in this approach is that there is no requirement of any external circuitry for body-biasing. Also, the power consumption of the proposed full adder circuit is very low by using the lower power supply and semi domino logic. Proposed design circuit is 1.5 to 2 times faster than the dynamic gate-level body biased design. The circuit design and analysis are carried out at 45 nm technology in SILVACO-ICCAD environment. The proposed design has lower energy consumption per operation and robust against process and temperature variation.
Keywords :
"Adders","Logic gates","Threshold voltage","MOSFET","Clocks","Generators"
Publisher :
ieee
Conference_Titel :
Communication Technologies (GCCT), 2015 Global Conference on
Type :
conf
DOI :
10.1109/GCCT.2015.7342746
Filename :
7342746
Link To Document :
بازگشت